

## FIRST SEMESTER 2021-2022

Course Handout Part II

Date: 20-08-2021

In addition to part-I (General Handout for all courses appended to the time table) this portion gives further specific details regarding the course.

Course No. : CS / EEE / ECE / INSTR F215

Course Title : Digital Design

Instructor-in-Charge : Ankur Bhattacharjee

# **Scope and Objective of the Course:**

The objective of the course is to impart knowledge of the basic tools for the design of digital circuits and to provide methods and procedures suitable for a variety of digital design applications. The course also provides laboratory practice using the digital ICs leading to various operations of digital electronics.

#### Textbooks:

**T1:** M. Moris Mano and Michael D. Ciletti "Digital Design", Pearson, 5<sup>th</sup> Edition, 2013.

**T2:** Manual for Digital Design Laboratory.

## Reference books

**R1.** Neal S. Widmer, Gregory L. Moss & Ronald J. Tocci, "Digital Systems Principles and Applications" Pearson, 12<sup>th</sup> Edition, 2018.

**R2.** Charles H. Roth, Jr. and Larry L. Kinney "Fundamentals of Logic Design" Cengage Learning 7<sup>th</sup> Edition, 2013.

R3: M.Moris Mano and Michael D. Ciletti "Digital Logic and Computer Design", Pearson,, e-Book, 2016.

#### **Course Plan:**

## Theory classes:

| Lecture<br>No. | Learning objectives | Topics to be covered                   | Chapter in<br>the Text<br>Book |
|----------------|---------------------|----------------------------------------|--------------------------------|
| 1              | Introduction to     | Discussion on course curriculum and    | <b>T1</b> :2.9                 |
|                | Digital             | evaluation procedure. Advantages and   | <b>T1</b> :1.2-1.9             |
|                | Systems and         | disadvantages of digital systems,      | 11,1,2-1,5                     |
|                | Characteristics of  | Evolution of Digital technology        |                                |
|                | Digital ICs.        | terminologies used in digital systems. |                                |
|                |                     | Binary numbers, two's and one's        |                                |
|                | Number system       | compliment                             |                                |
| 2              | Number system       | Addition and subtraction of binary     | <b>T1</b> :1.2-1.9             |



|       | 1                                           |                                                                                 |                                   |
|-------|---------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------|
|       |                                             | numbers, octal and hexadecimal numbers, binary codes                            |                                   |
| 3-4   | Boolean algebra and logic gates             | Boolean functions, canonical forms, logic gates.                                | <b>T1</b> : 2.1-2.8               |
| 5-6   | Simplification of Boolean functions         | K-Maps (3,4,5 variables)                                                        | <b>T1</b> : 3.1- 3.8              |
| 7-8   | Simplification of Boolean functions         | QM Method                                                                       | <b>T1:</b> 3.10                   |
| 9     | Simplification of Boolean functions         | Mutli-level and Multi-output Circuits<br>Hazards in in Combinational Logic      | <b>R2:</b> 7.1-7.7 <b>R2:</b> 8.4 |
| 10-14 | Combinational Logic,<br>Arithmetic circuits | Adders, Subtractors, Multipliers                                                | <b>T1</b> : 4.1 – 4.7             |
| 15-19 | MSI Components                              | Comparators, Decoders, Encoders, MUXs, DEMUXs                                   | <b>T1:</b> 4.8 - 4.11             |
| 20-23 | Sequential Logic circuits                   | Flip-Flops & Characteristic tables,<br>Latches                                  | <b>T1</b> : 5.1 - 5.4             |
| 24-28 | Clocked Sequential<br>Circuits              | Analysis of clocked sequential circuits, state diagram and reduction            | <b>T1</b> : 5.5, 5.7 & 5.8        |
| 29-32 | Registers & Counters                        | Shift registers, Synchronous & Asynchronous counters, clock skew & Clock Jitter | <b>T1</b> : 6.1 - 6.5             |
| 33-35 | Design of Digital<br>Systems                | Algorithmic State Machines (ASM)                                                | <b>T1:</b> 8.4                    |
| 36-38 | Memory and PLDs                             | RAM, ROM, PLA, PAL                                                              | <b>T1</b> :7.1 - 7.7              |
| 39-40 | Digital Integrated<br>Circuits              | RTL, DTL,TTL,ECL & CMOS Gates, Implementation of Simple CMOS circuits           | <b>T1</b> :10.1 -10.7             |

# List of Lab Experiments



Introduction to LT SPICE for simulating Digital circuits

Exp. 1 Implementation of Majority Circuit with Digital ICs using LT SPICE

Exp. 2 Implementation of Full Adder & Parity Generator with Digital ICs using LT SPICE

**Exp. 3** Implementation of 4-bit Adder Subtractor and BCD Adder Digital ICs using LT SPICE

**Exp. 4** Implementation of Majority Circuit with Verilog-A using ISE (Gate level Modelling)

**Exp. 5** Implementation of Full Adder with Verilog-A using ISE (Data Flow Modelling)

**Exp. 6** Implementation of 4-bit Adder & BCD Adder with Verilog-A in ISE (Data Flow Modelling)

Exp. 7 Decoders, multiplexers and Demultiplexers with Digital ICs using LT SPICE

Exp. 8 Latches, flip-flops, Counter with Digital ICs using LT SPICE

**Exp. 9** Decoders, multiplexers and Demultiplexers with Verilog-A using ISE

**Exp. 10** Latches, flip-flops, Counter with Verilog-A using ISE

Exp. 11 CMOS Inverter Design using LT SPICE

Exp. 12 CMOS Adder using LT SPICE

## **Evaluation Scheme:**

| Component                   | Duration            | Weightage<br>(%) | Marks<br>allotted | Date & Time                  | Nature of Component |
|-----------------------------|---------------------|------------------|-------------------|------------------------------|---------------------|
| Assignment(s)<br>/Quiz      | -                   | 10%              | 20                | To be announced              | Open Book           |
| Mid Semester<br>Examination | 90 Minutes          | 30%              | 60                | 20/10/2021 9.00 -<br>10.30AM | Open Book           |
| Regular Lab                 | During Lab<br>hours | 15%              | 30                | Regular Lab days             | -                   |
| Final Lab<br>Examination    | -                   | 10%              | 20                | To be announced              | Open Book           |
| Comprehensive<br>Exam       | 120 minutes         | 35%              | 70                | 16/12 FN                     | Open Book           |
| Total                       |                     | 100%             | 200               |                              |                     |

**Chamber Consultation Hour:** To be announced in the class

**Notices:** All notices will be uploaded in Google Classroom for the respective Sections and also in CMS.

**Make-up Policy:** There will be make-up for the Mid-Semester and End-Semester examination subject to prior approval taken from the IC. No make-up will be allowed for Assignment and/or Quiz.

Lab make-up will be considered only with prior approval taken from the IC in case of medical emergencies. Only one buffer session will be kept for make-up.



**Academic Honesty and Integrity Policy:** Academic honesty and integrity are to be maintained by all the students throughout the semester and no type of academic dishonesty is acceptable.

Dr. Ankur Bhattacharjee

INSTRUCTOR-IN-CHARGE